www.ijera.com

#### **RESEARCH ARTICLE**

**OPEN ACCESS** 

## Design Of Pipelined RISC MIPS Processor Using VLSI Technology

## Nyamatulla M Patel1, Sachin S Patil2, Mamata A Navi3, Nilofar B Kanwade4,

1 2 Asst. Prof, Dept. Of Ece, Hirasugar Institute Of Technology, Nidasoshi, Belagavi, Karnataka, India 3 4 Students, Dept. Of Ece, Hirasugar Institute Of Technology, Nidasoshi, Belagavi, Karnataka, India. Corresponding Author: Nyamatulla M Patel

**ABSTRACT:** The main aim of this project is to design and implement RISC MIPS processor using VLSI technology. The project involves simulation and synthesis. The processor is designed with Verilog HDL, synthesized using XILINX-13.1. A Reduced Instruction Set compiler (RISC) is a microprocessor that had been designed to perform a small set of instructions, with the aim of increasing the overall speed of the processor. The idea of this project was to create a RISC MIPS processor as a building block in Verilog HDL. Each block is separated by pipeline to speed up the processor. High level of complexity is easier to implement the function in software. The objective of project is to increase the speed and reduce the power consumption. Single cycle execution method applied to complete one instruction through all stages.

\_\_\_\_\_

Date Of Submission:03-08-2018

Date Of Acceptance: 18-09-2018

# I. INTRODUCTION

Reduced Instruction Set Computers (RISCs) are now used for all types of computational tasks such as DSP, DIP etc. A RISC is a microprocessor that is designed to perform a smaller number of types of computer instruction so that it can operate at a higher speed. John von Neumann designed a Reduced Instruction Set Computer (RISC) includes separate data memory and program memory to execute a set of instructions. The aim of project is to implement the five pipelined stage processor using RISC and MIPS architecture. Using single cycle, processor executes instructions and increases the overall speed and reduces the power consumption. In this work, analyze MIPS instruction format, instruction execution path through all stages, control unit performance for each instruction. Project designed with RISC philosophy, for load and store separate instructions used. To avoid access of memory repeatedly, separate register bank is designed. The project is build using Verilog HDL.

The code is synthesized and simulated using XILINX-13.1.

#### **II. OBJECTIVES**

- To increase instruction execution speed and to reduce the power consumption of RISC processor.
- ➢ To apply single cycle execution method to complete one instruction through all stages.

## III. MOTIVATION

Reduced Instruction Set Computer is a type of microprocessor. RISC processors are also used in supercomputers such as 'k' computer and especially representing a major force in the UNIX workstation market as well as embedded processors. It reduces the transistor count of a MIPS processing unit by scaling down the bus and register width.

| Sl.no | Author                                        | Title                                                                                    | Technology | Limitations                                                                                                                                                             |
|-------|-----------------------------------------------|------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.    | N.Alekya,<br>P.Ganesh Kumar                   | Design of 32-<br>Bit RISC<br>CPU Based<br>on MIPS                                        | MIPS       | VHDL language<br>is used to<br>implement the<br>32bit processor                                                                                                         |
| 2.    | Galani Tina G. Riya Saini and<br>R.D.Daruwala | Design and<br>Implementati<br>on of 32 – bit<br>RISC<br>Processor<br>using Xilinx        | Spartan 2E | A 32 bit RISC<br>processor build<br>using<br>xilinx virtex4<br>Tool for<br>embedded and<br>portable<br>applications<br>required<br>minimum area<br>and minimum<br>delay |
| 3.    | Navneetkaur,<br>Adesh Kumar, Lipika Gupta     | VHDL<br>Design and<br>Synthesisof<br>64 bit RISC<br>Processor<br>System on<br>Chip (SOC) | Spartan 2  | Four stage<br>pipelines used.<br>8bit and 16 bit<br>instruction set is<br>used to access<br>logical,<br>arithmetic and<br>memory, jump<br>instructions                  |
| 4.    | R.Uma                                         | Design and<br>Performance<br>analysis of 8-<br>bit RISC<br>Processor                     | XlinixTool | For sign<br>multiplication<br>Booth Multiplier<br>is used                                                                                                               |

## **IV. LITERATURE SURVEY**

Table.No:1-Comparison of different technologies used forRISC implementation.

#### V. SYSTEM MODELING

Figure 1 illustrates the procedure to design a system. With the help of XILINX 13.1, all stages of

processor are developed as a separate module using Verilog language. Bit file generation is important criteria to dump into any FPGA.



Figure 1: Generation of bit stream for FPGA

#### **Construct five pipeline stages**

The project includes instruction fetch stage (IF), decode stage (ID), execution stage (EX), data memory (MEM), write back (WB) stages. For jump instruction separate block is designed. Pipeline consists of the overlapping of set of instructions. Pipeline reduces the execution time of instructions.

The processor executes an instruction in single cycle. Each instruction passes through all stages or passes according to instruction. Program counter loaded with the address it acts as a pointer to the program memory.



**Figure 2: Five Stage Pipeline** 

#### **Instruction Fetch**

The program memory loaded with Instructions. The instruction fetched from memory. Each time program counter has the address of memory location. All fetched instructions passed to decoder stage through latch.

#### **Instruction Decode**

The Instruction Decode stage decodes the instruction. The six bit Opcode is passed to the control unit to generate the signals according to instruction code. The data passed through decoder latch for execution as per signals generated by control unit.

Figure 3: All gates

Sign extension unit used to extend the value according to control signals. If instruction is load or store type, immediate [15-0] bits extend to 32 bit for ALU. In decode stage Register Bank performs as cache memory to store the data for fast calculation.

## **Execute Stage**

In Execute stage, the instructions are executed. All arithmetic and logical operations perform by ALU. Type of operations are addition, subtraction, AND, OR etc.

#### **Memory Access**

Data memory is storage device accessed as per the load and store instruction. For load instruction, Data is loaded to register bank from memory. For store instruction, current data stores in the data memory.

## Write back stage

The result writes back to the register file. All instructions passed via Write back stage. Except nops and store type of instruction.

#### Advantages:

- Easier to implement.
- ➤ Faster clock speed.
- Power consumed per instruction execution is less.
- Simpler hardware.
- Shorter design cycle.
- ≻ Few

er transistors count for RISC cores.

#### **Applications:**

> Used in video processing, telecommunication and image.

➤ Used in digital signal processing.

➤ Used in high performance applications like servers (mobile).

> Used in embedded applications where ultra low power consumption is needed.

▶ Used in virtualization and memory management.



## VI. SIMULATION RESULTS:

Figure 4: Adder

|                       |                    | A MARKET | 1000 | Sec. 1 | <br>1000 |
|-----------------------|--------------------|----------|------|--------|----------|
|                       | -                  | 10000    | 1000 | 1000   | <br>1000 |
|                       | A                  |          |      | 1000   |          |
| and the second second | 1.00               |          |      |        |          |
| 1000                  | Contraction of the |          |      |        |          |
|                       |                    |          |      |        |          |
|                       | _                  | 0.04.95+ |      |        |          |

| TURNES | ber ber      |                                                                      | 1 | 100     | ining. | 1405 | <br> |
|--------|--------------|----------------------------------------------------------------------|---|---------|--------|------|------|
| 17     | I CECRETERIA | * 111<br>101<br>101<br>101<br>101<br>101<br>101<br>101<br>101<br>101 |   |         |        |      |      |
|        |              |                                                                      | - | 1.76.04 |        |      |      |

Figure 5: Arithematic & Logical Unit



Figure 7: Encoder







| ST. BALLER   | Juin Spith energy | 1      |      |         |                 |   |
|--------------|-------------------|--------|------|---------|-----------------|---|
| RADIE AN     | 20000             | a for  | 14   | 259 259 | (168) (188) (18 | - |
| insufactor . | Constant.         | 1100   | -    |         | -               |   |
| - anget      | a lation in the   | 140    |      |         |                 |   |
| 10           | A) \$400 ===      | 1.841  | -    |         |                 |   |
|              |                   | 0.80   | 22   |         | 44              |   |
|              | 10.00             | a+\$0  | -    |         |                 |   |
|              | 101 100           | 140    | -    |         |                 |   |
|              | 1401              | 1.1    | -    | 1       |                 |   |
|              | 110               | 1.100  | 1000 |         |                 |   |
|              | 10 ==             | 1.90   | -    |         |                 |   |
|              | 1410 0000         | 124416 | 1000 |         |                 |   |
|              | 14 1              | 1.1    |      |         |                 |   |
|              | - Maria           | 10.00  |      |         |                 |   |
|              | and the second    | - 10   | ÷    |         |                 |   |
|              | 14AR. 000         | 10     | 195  |         |                 |   |
|              |                   | A DOM  | 1000 |         |                 |   |
|              |                   |        |      |         |                 |   |
|              |                   |        | +    |         |                 |   |
|              |                   |        |      | 1128.00 |                 |   |

Figure 9: Memory Read



Figure 10: Memory Write



Figure 11: Program Counter



Figure 12: Schematic Results

## **VII. FUTURE SCOPE AND CONCLUSION**

The RISC MIPS architecture of pipelined 8 bit is executed successfully and got the correct results. The project has reduced the power consumption considerably, and increased the speed of execution. The program has given correct results for number of times. The project code is much efficient in terms of number of bits and in reducing the amount complexity accomplished. This project can be further modified to obtain the results for the numbers with the numbers of bits greater than 16 bit and 32 bit and memory management.

#### REFERENCES

- Galani Tina G., Riya Saini and R. D. Daruwala, Design and Implementation of 32-bit RISC Processor using Xilinx, IJITEE Volume-5, Issue-1, August 2013.
- [2]. J. Poornima, G. V. Ganesh, M. jyothi, M. Sahithi, A. Jhansi Rani B.RaghuKant," Design and Implementation of Pipelined 32-bit Advanced RISC Processor for Various D. S. P

Applications", (IJCSIT)International Journal of Computer Sceince and Information Technologies, Vol. 3(1) 2012, 3208-3213.

- [3]. Marri Mounika, Aleti Shankar, Design and Implementation of 32-bit RISC (MIOS) Processor, International Journal of Engineering Trends and Technology(IJETT) Volume-4 Issue 10-Oct 2013.
- [4]. N-Alekya, P. Ganesh Kumar, Design of 32-bit RISC CPU Based on MIPS, JGRCS Volume 2, No 9, September 2011.
- [5]. Navneet Kaur, Adesh Kumar, Lipika Gupta, VHDL Design and synthesis of 64-bit RISC Processor System on Chip (SoC), IOSR Journal of VLSI and Signal Processing(IOSR\_JVSP) Volume-3, Issue 5 (Nov-Dec 2013), PP 31-41 e-ISSN:2319-4200, p-ISSN No:2319-4197.
- [6]. Preetam Bhosale, Hari Krishna Murti, FPGA Implementation of Low Power Pipelined 32-bit RISC Processor, IJITEE Volume-1, Issue-3, August 2012.

Nyamatulla M Patel "Design of Pipelined RISC MIPS Processor Using VLSI Technology "International Journal of Engineering Research and Applications (IJERA), vol. 8, no.9, 2018, pp 01-05